diff options
author | Pali Rohár <pali@kernel.org> | 2022-07-27 17:21:28 +0200 |
---|---|---|
committer | Peng Fan <peng.fan@nxp.com> | 2022-07-29 19:49:13 +0800 |
commit | 3480879a5598735753e8dffda8c38791d19fd467 (patch) | |
tree | 6217b8a020235a8a35ee7a91b52a900f3ae895de /include/tpm_api.h | |
parent | 786d9f1a82eaf09f13e6b4348b555f95360a7721 (diff) |
board: freescale: p1_p2_rdb_pc: Remove I-flag from second L2 SRAM mapping
U-Boot for initial L2 SRAM uses L2 memory-mapping mode and not L2 with
locked lines. P2020 reference manual about L2 memory-mapping mode says:
Accesses to memory-mapped SRAM are cacheable only in the corresponding
e500 L1 caches.
So there is no need to set Caching-Inhibit I-bit for second part of initial
L2 SRAM mapping in TLB entry. Remove it. First part of initial L2 SRAM
mapping already does not have I-bit set.
For more details see also:
https://lore.kernel.org/u-boot/20220508150844.qqxg452rs4wtf5bs@pali/
Signed-off-by: Pali Rohár <pali@kernel.org>
Diffstat (limited to 'include/tpm_api.h')
0 files changed, 0 insertions, 0 deletions