diff options
author | Samuel Holland <samuel@sholland.org> | 2023-10-31 00:37:20 -0500 |
---|---|---|
committer | Leo Yu-Chi Liang <ycliang@andestech.com> | 2023-11-02 15:15:54 +0800 |
commit | bade208b5deb16120c6236e941c6e5f081e86c05 (patch) | |
tree | edd244a408ee39723cd49de76291b16d8c0aeb88 | |
parent | 3b00fab616b1150da745bbb36f6644842a24624f (diff) |
riscv: Weakly define invalidate_icache_range()
Some RISC-V CPUs, such as the T-HEAD XuanTie series, have a
vendor-specific way to invalidate a portion of the instruction cache.
Allow them to override invalidate_icache_range().
Signed-off-by: Samuel Holland <samuel@sholland.org>
Reviewed-by: Leo Yu-Chi Liang <ycliang@andestech.com>
-rw-r--r-- | arch/riscv/lib/cache.c | 2 |
1 files changed, 1 insertions, 1 deletions
diff --git a/arch/riscv/lib/cache.c b/arch/riscv/lib/cache.c index c46b49eb0a..afad7e117f 100644 --- a/arch/riscv/lib/cache.c +++ b/arch/riscv/lib/cache.c @@ -19,7 +19,7 @@ __weak void flush_dcache_range(unsigned long start, unsigned long end) { } -void invalidate_icache_range(unsigned long start, unsigned long end) +__weak void invalidate_icache_range(unsigned long start, unsigned long end) { /* * RISC-V does not have an instruction for invalidating parts of the |